Search
Now showing items 1-7 of 7
Object Oriented Implementations for DEVS Formalism
(2010-11-15)
Discrete Event System Specification (DEVS) formalism is a Modeling and Simulation (M&S) framework that provides a means of specifying an object called a system.
This work presents implementations of this formalism using ...
Designing a Runtime Simulator for Queue Core Processor
(2010-12-12)
NA
A Model-View-Controller Based Platform for the Modeling and Simulation of the Hoist Scheduling Problem
(2010-12-12)
The hoist scheduling problem is a critical issue in the design and control of many manufacturing processes. When the hoist number and tank
numbers are very large, finding an optimal schedule is very hard. As a result of ...
Effective Dynamic Re-mapping Algorithm for low power Network- on-chip NoC.
(2010-09-12)
With the increase in the possibility of incorporating multiple cores on a single chip (MCSoC), the issue of an efficient interconnection that is scalable, takes up small area and has low power consumption must be taken ...
Multicore System on Chip Electrocardiography
(2010-12-12)
Basically electrocardiography is a commonly used, non-invasive procedure for recording electrical changes in the heart. The record, which is called an electrocardiogram (ECG or EKG), shows the series of waves that relate ...
An Eclipse-Based Graphical Modeling Tool for Discrete Event Simulation
(2010-12-12)
We propose DEVS-Driven Modeling Language (DDML), a graphical notation for DEVS [1] modeling and an Eclipse-based graphical editor, Eclipse-DDML. DDML attempts to bridge the gap between expert modelers and domain experts ...
Performance Evaluation of Queue Processors Vs Risc Architecture
(2010-12-12)
Nowadays, shifts in Hardware and Software technologies have forced designers and users to look at micro-architecture that process instructions stream with high performance and low power consumption.
In Striving for such ...