Show simple item record

Design and Evaluation of an Adaptive Network on Chip for Multicore Architectures

dc.contributor.authorGurumdimma, Nentawe
dc.date.accessioned2016-06-06T11:01:55Z
dc.date.available2016-06-06T11:01:55Z
dc.date.issued2009-12-12
dc.identifier.urihttp://repository.aust.edu.ng/xmlui/handle/123456789/376
dc.identifier.urihttp://library.aust.edu.ng:8080/xmlui/handle/123456789/376
dc.description.abstractNetwork – On – Chip (NoC) communication architecture have emerged as a solution to problem of lack of scalability, clock delay, lack of support for concurrent communication and power consumption exhibited by the shared bus communication approach to System - On - Chip (SoC) implementations. However, a NoC communication requirement such as bandwidth is affected by architecture parameters as topology, routing, buffer size etc. In this project, we implement an adaptive approach of NoC to solve the problems of the static approach method such as routing delay, lack of flexibility and inability to predict dynamic behaviour of the applications. The adaptive approach supports several applications by changing parameters at run – time.en_US
dc.language.isoenen_US
dc.subjectMulticore Architectureen_US
dc.subjectNentawe Gurumdimmaen_US
dc.subject2009 Computer Scienceen_US
dc.subjectProf. Abderazek Ben Abdallahen_US
dc.subjectAdaptive Network on Chipen_US
dc.subjectNetworken_US
dc.subjectChipen_US
dc.titleDesign and Evaluation of an Adaptive Network on Chip for Multicore Architecturesen_US
dc.typeThesisen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

  • Computer Science105

    This collection contains Computer Science Student's Theses from 2009-2022

Show simple item record