Design and Evaluation of an Adaptive Network on Chip for Multicore Architectures
dc.contributor.author | Gurumdimma, Nentawe | |
dc.date.accessioned | 2016-06-06T11:01:55Z | |
dc.date.available | 2016-06-06T11:01:55Z | |
dc.date.issued | 2009-12-12 | |
dc.identifier.uri | http://repository.aust.edu.ng/xmlui/handle/123456789/376 | |
dc.identifier.uri | http://library.aust.edu.ng:8080/xmlui/handle/123456789/376 | |
dc.description.abstract | Network – On – Chip (NoC) communication architecture have emerged as a solution to problem of lack of scalability, clock delay, lack of support for concurrent communication and power consumption exhibited by the shared bus communication approach to System - On - Chip (SoC) implementations. However, a NoC communication requirement such as bandwidth is affected by architecture parameters as topology, routing, buffer size etc. In this project, we implement an adaptive approach of NoC to solve the problems of the static approach method such as routing delay, lack of flexibility and inability to predict dynamic behaviour of the applications. The adaptive approach supports several applications by changing parameters at run – time. | en_US |
dc.language.iso | en | en_US |
dc.subject | Multicore Architecture | en_US |
dc.subject | Nentawe Gurumdimma | en_US |
dc.subject | 2009 Computer Science | en_US |
dc.subject | Prof. Abderazek Ben Abdallah | en_US |
dc.subject | Adaptive Network on Chip | en_US |
dc.subject | Network | en_US |
dc.subject | Chip | en_US |
dc.title | Design and Evaluation of an Adaptive Network on Chip for Multicore Architectures | en_US |
dc.type | Thesis | en_US |
Files in this item
This item appears in the following Collection(s)
-
Computer Science105
This collection contains Computer Science Student's Theses from 2009-2022