Show simple item record

Performance Evaluation of Queue Processors Vs Risc Architecture

dc.contributor.authorMaduagwu, Dorothy
dc.date.accessioned2016-06-06T12:54:55Z
dc.date.available2016-06-06T12:54:55Z
dc.date.issued2010-12-12
dc.identifier.urihttp://repository.aust.edu.ng/xmlui/handle/123456789/381
dc.identifier.urihttp://library.aust.edu.ng:8080/xmlui/handle/123456789/381
dc.description.abstractNowadays, shifts in Hardware and Software technologies have forced designers and users to look at micro-architecture that process instructions stream with high performance and low power consumption. In Striving for such high performance, the Queue Processor has been designed with architecture which has the following features:  Low power consumption  Smaller code size  Simple Hardware  High Performance in terms of Speed  High Instruction level parallelism This research aims at comparing and evaluating these performance features of the Queue Processor architecture with the traditionally used RISC architecture. Evaluation will be done in terms of Software (code size, execution time) and Hardware (Logical Elements, power and speed). This evaluation is performed using Quartus II IDE by Altera. The QSoC will be used as case study for the Queue Processor while Aquarius will be used as case study for the RISC processor. I’m confident that this evaluation research will show a significant improvement in the performance of the Queue Processor over the RISC Architecture.en_US
dc.language.isoenen_US
dc.subjectMaduagwu Dorothyen_US
dc.subject2010 Computer Scienceen_US
dc.subjectQueue Processors Vs Risc Architectureen_US
dc.subjectProf. Abderazek Ben Abdallahen_US
dc.titlePerformance Evaluation of Queue Processors Vs Risc Architectureen_US
dc.typeThesisen_US


Files in this item

Thumbnail

This item appears in the following Collection(s)

  • Computer Science105

    This collection contains Computer Science Student's Theses from 2009-2022

Show simple item record