Show simple item record

Test Generation Guided Design for Testability

dc.date.accessioned2004-10-20T20:00:56Z
dc.date.accessioned2018-11-24T10:22:04Z
dc.date.available2004-10-20T20:00:56Z
dc.date.available2018-11-24T10:22:04Z
dc.date.issued1988-07-01en_US
dc.identifier.urihttp://hdl.handle.net/1721.1/6837
dc.identifier.urihttp://repository.aust.edu.ng/xmlui/handle/1721.1/6837
dc.description.abstractThis thesis presents a new approach to building a design for testability (DFT) system. The system takes a digital circuit description, finds out the problems in testing it, and suggests circuit modifications to correct those problems. The key contributions of the thesis research are (1) setting design for testability in the context of test generation (TG), (2) using failures during FG to focus on testability problems, and (3) relating circuit modifications directly to the failures. A natural functionality set is used to represent the maximum functionalities that a component can have. The current implementation has only primitive domain knowledge and needs other work as well. However, armed with the knowledge of TG, it has already demonstrated its ability and produced some interesting results on a simple microprocessor.en_US
dc.format.extent129 p.en_US
dc.format.extent13659756 bytes
dc.format.extent5291048 bytes
dc.language.isoen_US
dc.subjectartificial intelligenceen_US
dc.subjectknowledge representationen_US
dc.subjecttestsgenerationen_US
dc.subjectknowledge-based systemsen_US
dc.subjectVLSI design for testabilityen_US
dc.titleTest Generation Guided Design for Testabilityen_US


Files in this item

FilesSizeFormatView
AITR-1051.pdf5.291Mbapplication/pdfView/Open
AITR-1051.ps13.65Mbapplication/postscriptView/Open

This item appears in the following Collection(s)

Show simple item record